# Lab 2

MOSFET Sizing and CS Amplifier

# **Part 1: Sizing Chart**

#### **Required Spec:**

| DC Gain             | -12   |
|---------------------|-------|
| Supply              | 3v    |
| Current Consumption | 200uA |

#### **Analytic Calculations:**

$$|A_v|pprox gmR_D=rac{2I_D}{V_{ov}}=rac{2V_{RD}}{V_{ov}}$$
 In Simulation  $V_{ov}
eqrac{2I_D}{gm}$  all the time, Instead use  $V^*=rac{2I_D}{gm}$   $|A_v|=rac{2V_{RD}}{V^*}$ 

To get Large Output Swing: Assume CM output =  $V_{RD} = \frac{VDD}{2} = 1.5$ 

$$R = \frac{V_{RD}}{I_D} = \frac{1.5}{200\mu} = 7.5K\Omega \qquad (first design parameter calculated)$$
$$V_Q^* = \frac{2V_{RD}}{|A_m|} = 2 * \frac{1.5}{12} = \mathbf{0.25} V$$

This concludes the initial Gain Calculation, We will use the obtained results on a sizing testbench to get the remaining required design parameters to meet the required Spec.

#### **Testbench Schematic:**

Using **W/L = 10u/2u** and **VDS = 1.5,** The choice for Dimension does not really matter right now as we will use cross multiplication later to calculate the required sizing values for the amplifier.



Figure 1 Sizing Testbench Schematic

#### Sweeping VGS from 0:10mV:(Vth + 0.4):

I ran a simple DC Op run once to determine the value of VTH

 $V_{th} = 669.2mV$ 

Sweep Range  $\rightarrow$  **0**: **10mV**: **1**. **0692V** 



Figure 2 Value of Vth from simulation

#### V\* and Vov Overlaid vs VGS:

| Vov NMOS | expr | (v("M0:vgs" ?result "dc") - v("M0:vth" ?result "dc"))                 |
|----------|------|-----------------------------------------------------------------------|
| V* NMOS  | expr | ((2 * getData("M0:id" ?result "dc")) / getData("M0:gm" ?result "dc")) |
| Vov PMOS | expr | (v("M1:vgs" ?result "dc") - v("M1:vth" ?result "dc"))                 |
| V* PMOS  | expr | ((2 * getData("M1:id" ?result "dc")) / getData("M1:gm" ?result "dc")) |

Figure 3 Output Setup and Expressions for Vov and  $V^*$ 



Figure 4 Vov and V\* vs VGS NMOS



Figure 5 Vov and V\* vs VGS PMOS

**Comment:** Vov and V\* are relatively close in value to each other at the beginning of the Strong Inversion region meaning the square law is relatively valid in that region. But for Deep Strong inversion (Large Vov) or weak inversion, the behavior is quite far despite using a Long Channel Length.

#### Locating V\*Q and VGSQ, Vovq:



Figure 6 V\*q, Vovq and Vgsq NMOS

$$@V_Q^* = 250mV, \quad V_{ovQ} = 207.72mV, \quad V_{GSQ} = 876.97mV$$

## Plotting ID, gm, gds vs V<sub>GS</sub>:



Figure 7 ID, gm, gds vs VGS and their corresponding values at Vgsq

| IDx  | 17.94uA |
|------|---------|
| gmx  | 143.5uS |
| gdsx | 261.6nS |

#### **Getting the Value of W:**

These Values were Calculated at W=10um, to get the actual value of W for the design we can simply do cross multiplication since Id is directly proportional to W regardless square law is valid or no.

| W    | ID                                        |
|------|-------------------------------------------|
| 10μm | $I_{\it DX}$ @ $\it VQ*$ (from the chart) |
| ?    | $I_{DQ}$ = 200 $\mu A$ (from the specs)   |

$$W = W * \frac{I_{DQ}}{I_{DX}} = \frac{10\mu * 200\mu}{17.94\mu} = 111.48\mu m$$

W is greater than  $W_{\text{max}}$  of the technology prompting us to use multipliers to achieve the required dimensions

# Calculating the remaining Design parameters and verifying results analytically:

Using cross-multiplication we can get the values of gmQ and gdsQ as follows...

| W           | gm            | gds            |
|-------------|---------------|----------------|
| <b>10μm</b> | gmx = 143.5uS | gdsx = 261.6nS |
| 111.48µm    | gmq           | gdsq           |

$$gm_q = \frac{143.5\mu * 111.48\mu}{10\mu} \approx 1.6 mS$$
 ,  $gds_Q = \frac{261.6n * 111.48\mu}{10\mu} = 2.916\mu S$   $ro = \frac{1}{gds} = \frac{1}{2.916\mu S} = 342.9 K\Omega$ 

#### **Verifying Gain:**

$$A_v = -gm(R_D//ro) = -1.6m * \frac{7.5K * 342.9K}{7.5K + 342.9K} = -11.743 \approx -12$$

The parameters are correct!

#### **Final Parameter List:**

| W   | 111.48 um |  |
|-----|-----------|--|
| L   | 2 um      |  |
| gm  | 1.6 mS    |  |
| gds | 2.916 uS  |  |
| ro  | 342.9 kΩ  |  |
| R₀  | 7.5 KΩ    |  |
| Vgs | 876.97 mV |  |

# Part 2: CS Amplifier



Figure 8 CS Amplifier Schematic Ready for DC, AC and Transient analyses

# **DC Operating Point Check:**



Figure 9 OP Point using Ballons

#### **Comparing Analytic and Simulation Results for OP Point:**

| Parameter | Simulation | Analytic   |
|-----------|------------|------------|
| Vgs       | 877 mV     | 876.96 mV  |
| Id        | 200.3 uA   | 200 uA     |
| gm        | 1.602 mS   | 1.6 mS     |
| gds       | 2.922 uS   | 2.916 uS   |
| ro        | 342.23 KΩ  | 342.935 KΩ |

The results are almost identical due to using a chart-based approach.

- Compare ro and  $R_D$ . Is the assumption of ignoring ro justified in this case? Do you expect the error to remain the same if we use min L?

$$R_D = 7.5 \; K\Omega$$
 ,  $ro \approx 342 \; K\Omega$  ,  $ro \gg R_D$ 

Therefore, It is safe to neglect ro in this case.

In case of using min L, Since ro and L are directly proportional, ro will massively decrease by decreasing L to a point where it is no longer valid to neglect it as it will have a value comparable with Rd.

- Calculate the intrinsic gain of the transistor.

Intrinsic Gain 
$$|A_v| = gm * ro = 1.6m * 342K = 547.2$$

 Calculate the amplifier gain analytically. What is the relation («, <, ≈, >, ») between the amplifier gain and the intrinsic gain?

Amplifier Gain 
$$|A_v| = gm(R_D//r_0) = 1.6m * (7.6K//342K) = 11.757 \ll 547.2$$

Amplifier Gain is much less than (≪) Intrinsic Gain.

# **AC Analysis:**



Figure 10 DC Gain from AC Analysis

Gain = 11.7593, Agrees with Analytical Results and approximately equal to the required spec.

#### **VOUT vs VIN:**



Figure 11 VOUT vs VIN graph

The relation between VIN and VOUT differs according to the region of operation of the transistor:

VOUT is given by VOUT = VDD – ID\*RD

- @ Vin < Vth: Cutoff region, ID = 0 thus VOUT = VDD
- @ Vin > Vth & Vout > Vov: Saturation region, The relation is quadratic according to the Square Law.

Notice: Due to the big slope in that area, if a small signal is applied around the Operational point it could be approximated that the relation is linear in that case. Hence that's the preferred region to operate the amplifier.

@ Vin > Vth & Vout < Vov: Triode Region, The relation is almost linear according to the triode current equation.

Though with a much smaller slope than the one in the saturation region.

#### **Derivative of VOUT vs VIN:**



Figure 12 Derivative of VOUT vs VIN graph

#### Is the Gain Linear?

Since VIN = VGS, gm = 2\*ID/Vov = k\*Vov depends on VGS and the gain Av = gm\*Rd (Depends on gm)

The Gain is the function of the input and as seen from the graph it is not linear. Though if zoomed in for a small signal it can be approximated to be linear in that case.

# **Transient Analysis:**



Figure 13 gm vs Tlme (Transient Analysis)



Figure 14 VIN vs Time (Transient Analysis)



Figure 15 VOUT vs Time (Transient Analysis)

## Does gm vary with the input signal? What does that mean?

gm does vary across time as it is a function of the input. Which means the gain also varies with the input signal

# Is this amplifier linear? Comment.

No, The amplifier is not Linear.

While some linear behavior can be noticed on very small signals, those are merely approximations and do not show the entire picture. Vout varies with Vin which affects different parameters and makes the gain non-linear as well.